In: Proceedings of the Fifth Workshop on Electronics for LHC experiments , (1999),
Preview |
PDF, English
Download (843kB) | Terms of use |
Abstract
Dieses Papier stellt den Entwurf und Simulationsergebnisse von Komponenten dar, die fuer einen Auslesechip fuer das Experiment LHCb am CERN vorgesehen sind. Es werden ein ladungsempfindlicher rauscharmer Verstaerker sowie verschiedene Komponenten zur Strom- und Spannungsversorgung vorgestellt.
Translation of abstract (English)
This paper presents the design and simulation results of components for a new LHCb readout chip for the silicon vertex detector, the inner tracking system, the pile-up veto trigger and the RICH. It is planned to use the same readout chip for these subdetectors. In section 1, the specification of the new readout chip named Beetle with respect to the different subdetector systems is described. Sections 2 and 3 describe the design and the simulation results of two test chips. The first chip contains different types of frontends for the vertex detector and the second chip bias generators.
Document type: | Article |
---|---|
Journal or Publication Title: | Proceedings of the Fifth Workshop on Electronics for LHC experiments |
Date Deposited: | 11 Jan 1999 13:55 |
Date: | 1999 |
Faculties / Institutes: | Service facilities > Max-Planck-Institute allgemein > MPI for Nuclear Physics |
DDC-classification: | 000 Generalities, Science |
Controlled Keywords: | Mikroelektronik, Hochenergiephysik, Teilchendetektor, CMOS, Strahlenschaden |
Uncontrolled Keywords: | Ausleseelektronik , Strahlenhaerte , Siliziumdetektor , LHCb , rauscharmer Vorverstaerkerreadout electronics , radiation hardness , low noise amplifier , silicon strip detector , microelectronics |